

# 28.5.7 ARU Configuration Register Description

# 28.5.7.1 Register ARU\_ACCESS

## **ARU Access Register**

**Note**: The register ARU\_ACCESS can be used either for reading or for writing at the same point in time.

| ARU_A<br>ARU A |    |      | •    |    |    |    | (00028 | 30 <sub>H</sub> ) |    | Application Reset Value: 0000 01FE |      |    |    |    |    |  |
|----------------|----|------|------|----|----|----|--------|-------------------|----|------------------------------------|------|----|----|----|----|--|
| 31             | 30 | 29   | 28   | 27 | 26 | 25 | 24     | 23                | 22 | 21                                 | 20   | 19 | 18 | 17 | 16 |  |
|                |    |      |      |    |    |    |        | 0                 | '  |                                    |      |    |    |    |    |  |
|                |    |      |      |    |    |    |        | r                 |    |                                    | 1    |    |    |    |    |  |
| 15             | 14 | 13   | 12   | 11 | 10 | 9  | 8      | 7                 | 6  | 5                                  | 4    | 3  | 2  | 1  | 0  |  |
|                | 0  | WREQ | RREQ |    | 0  | 1  |        | 1                 | 1  | 1                                  | ADDR | ı  | 1  | 1  | 1  |  |
| •              | r  | r\\\ | r\// | •  | r  | •  | •      | •                 | •  | •                                  | r\// |    | •  | •  | ,  |  |

| Field | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR  | 8:0  | rw   | ARU address Define the ARU address used for transferring data. For an ARU write request, the preferred address 0x0 have to be used. A write request to the address 0x1FF (always full address) or 0x1FE (always empty address) are ignored and doesn't have any effect. ARU address bits ADDR are only writable if RREQ and WREQ bits are zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RREQ  | 12   | rw   | Initiate read request This bit is cleared automatically after transaction. Moreover, it can be cleared by software to cancel a read request.  RREQ bit is only writable if WREQ bit is zero, so to switch from RREQ to WREQ a cancel request has to be performed before.  Configuring both RREQ and WREQ bits results in a read request, so RREQ bit will be set if the WREQ bit of the register isn't already set.  The ARU read request on address ADDR is served immediately when no other destination has actually a read request when the RREQ bit is set by CPU. In a worst case scenario, the read request is served after one round trip of the ARU, but this is only the case when every destination channel issues a read request at consecutive points in time.  O <sub>B</sub> No read request is pending  1 <sub>B</sub> Set read request to source channel addressed by ADDR |



| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WREQ  | 13    | rw   | Initiate write request This bit is cleared automatically after transaction. Moreover, it can be cleared by software to cancel a write request. WREQ bit is only writable if RREQ bit is zero, so to switch from WREQ to RREQ a cancel request has to be performed before. Configuring both RREQ and WREQ bits results in a read request, so WREQ bit will not be set The data is provided at address ADDR. This address has to be programmed as the source address in the destination sub-module channel. In worst case, the data is provided after one full ARU round trip.  O <sub>B</sub> No write request is pending |
|       |       |      | 1 <sub>B</sub> Mark data in registers ARU_DATA_H and ARU_DATA_L as valid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0     | 11:9, | r    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|       | 31:14 |      | Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

# 28.5.7.2 Register ARU\_DATA\_H

### **ARU Access Register Upper Data Word**

|   | _  | ATA_H<br>ccess R |     | r Uppe | r Data ' | Word |    | (0002 | 84 <sub>H</sub> ) |      | Ap | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|---|----|------------------|-----|--------|----------|------|----|-------|-------------------|------|----|---------|--------|---------|---------|-------------------|
| Т | 31 | 30               | 29  | 28     | 27       | 26   | 25 | 24    | 23                | 22   | 21 | 20      | 19     | 18      | 17      | 16                |
|   |    | 0                |     |        |          |      |    |       |                   | DATA |    |         |        |         |         |                   |
| L |    | r                | II. | 1      | 1        | 1    | 1. | 1     | Ш                 | rw   | 1  |         | ı      |         | ı       |                   |
|   | 15 | 14               | 13  | 12     | 11       | 10   | 9  | 8     | 7                 | 6    | 5  | 4       | 3      | 2       | 1       | 0                 |

**DATA** 

FieldBitsTypeDescriptionDATA28:0rwUpper ARU data word<br/>Transfer upper ARU data word addressed by ADDR. The data bits 24 to 52<br/>of an ARU word are mapped to the data bits 0 to 28 of this register.031:29rReserved<br/>Read as zero, shall be written as zero.



# 28.5.7.3 Register ARU\_DATA\_L

## **ARU Access Register Lower Data Word**

| A 1      | О. | $\mathbf{r}$ |   | - | Α |  |
|----------|----|--------------|---|---|---|--|
| $\Delta$ | _, |              | Д |   | 4 |  |
|          |    |              |   |   |   |  |

| ARU A    | ccess R | egiste | r Lowe | r Data ' | Word | (000288 <sub>H</sub> ) Ap <sub>l</sub> |    |            |      | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |    |
|----------|---------|--------|--------|----------|------|----------------------------------------|----|------------|------|---------|--------|---------|---------|-------------------|----|
| 31       | 30      | 29     | 28     | 27       | 26   | 25                                     | 24 | 23         | 22   | 21      | 20     | 19      | 18      | 17                | 16 |
|          | 0       |        |        | !        | ı    | ı                                      | ,  |            | DATA |         | 1      | ı       |         | I                 |    |
| <u> </u> | r       | 1      | 1      | 1        | 1    | 1                                      |    | 1          | rw   |         | 1      | 1       | 1       | Ī                 | 1  |
| 15       | 14      | 13     | 12     | 11       | 10   | 9                                      | 8  | 7          | 6    | 5       | 4      | 3       | 2       | 1                 | 0  |
|          | 1       |        | 1      | 1        | 1    | ı                                      | DA | <b>ATA</b> |      |         | 1      | ı       |         | i                 |    |
| 1        |         | 1      | 1      | 1        |      | 1                                      | r  | w          | 1    |         |        | 1       | 1       | 1                 |    |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA  | 28:0  | rw   | Lower ARU data word  Transfer lower ARU data word addressed by ADDR. The data bits 0 to 23 of an ARU word are mapped to the data bits 0 to 23 of this register and the data bits 48 to 52 of an ARU word are mapped to the data bits 24 to 28 of this register when data is read by the CPU.  For writing data into the ARU by the CPU the bits 24 to 28 are not transferred to bit 48 to 52 of the ARU word. Only bits 0 to 23 are written to bits 0 to 23 of the ARU word. |
| 0     | 31:29 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                             |

# 28.5.7.4 Register ARU\_DBG\_ACCESS0

## **ARU Debug Access Channel 0**

# ARU\_DBG\_ACCESS0

| ARU D | ebug A | ccess C | hanne | l 0 |    |    | (00028C <sub>H</sub> ) |    |    |    | plicatio | on Res | et Valu | e: 0000 | 01FE <sub>H</sub> |
|-------|--------|---------|-------|-----|----|----|------------------------|----|----|----|----------|--------|---------|---------|-------------------|
| 31    | 30     | 29      | 28    | 27  | 26 | 25 | 24                     | 23 | 22 | 21 | 20       | 19     | 18      | 17      | 16                |
|       |        |         |       |     | ı  |    | '                      | 0  | 1  | ı  | ı        | ·      | ı       |         | '                 |
|       | 1      | I       | I     | I   | 1  | I  | I                      | r  | 1  | I  | 1        | I      | 1       | I       |                   |
| 15    | 14     | 13      | 12    | 11  | 10 | 9  | 8                      | 7  | 6  | 5  | 4        | 3      | 2       | 1       | 0                 |
|       | 1      |         | 0     |     | 1  |    |                        | 1  | 1  | ı  | ADDR     | i      | 1       |         |                   |
| 1     |        |         | r     |     |    |    |                        | 1  |    |    | rw       |        |         |         |                   |

| Field | Bits | Туре | Description                                |
|-------|------|------|--------------------------------------------|
| ADDR  | 8:0  | rw   | ARU debugging address                      |
|       |      |      | Define address of ARU debugging channel 0. |

# **AURIX™ TC3xx**



## **Generic Timer Module (GTM)**

| Field | Bits | Туре | Description                             |
|-------|------|------|-----------------------------------------|
| 0     | 31:9 | r    | Reserved                                |
|       |      |      | Read as zero, shall be written as zero. |



## 28.5.7.5 Register ARU\_DBG\_DATAO\_H

## **ARU Debug Access 0 Transfer Register Upper Data Word**

#### ARU\_DBG\_DATAO\_H

| ARU D | ARU Debug Access 0 Transfer Register Upper Data Word(000290 <sub>H</sub> ) Application Reset Value: 0000 0 |    |    |    |    |    |    |    |      |    |    |    |    |    | 0000 <sub>H</sub> |
|-------|------------------------------------------------------------------------------------------------------------|----|----|----|----|----|----|----|------|----|----|----|----|----|-------------------|
| 31    | 30                                                                                                         | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18 | 17 | 16                |
|       | 0                                                                                                          | ·  |    |    | ·  | ı  | ·  | ı  | DATA |    | ı  | !  | ı  | ·  | '                 |
|       | r                                                                                                          |    |    |    |    |    |    |    | r    |    |    |    | 1  |    |                   |
| 15    | 14                                                                                                         | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5  | 4  | 3  | 2  | 1  | 0                 |
|       | DATA                                                                                                       |    |    |    |    |    |    |    |      |    |    |    |    |    |                   |
| 1     |                                                                                                            | 1  |    |    |    |    |    | r  | -1   |    |    | 1  | 1  |    |                   |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                 |
|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA  | 28:0  | r    | Upper debug data word Transfer upper ARU data word addressed by register DBG_ACCESSO. The data bits 24 to 52 of an ARU word are mapped to the data bits 0 to 28 of this register The interrupt ARU_NEW_DATAO_IRQ is raised if a new data word is available. |
| 0     | 31:29 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                            |

# 28.5.7.6 Register ARU\_DBG\_DATAO\_L

## **ARU Debug Access 0 Transfer Register Lower Data Word**

## ARU\_DBG\_DATA0\_L

| ARU Debug Access 0 Transfer Register Lower Data Word(000294 <sub>H</sub> ) Application Reset Value: 0000 000 |      |    |    |    |    |    |    |    |      |    |    |    | ) 0000 <sub>H</sub> |    |    |
|--------------------------------------------------------------------------------------------------------------|------|----|----|----|----|----|----|----|------|----|----|----|---------------------|----|----|
| 31                                                                                                           | 30   | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21 | 20 | 19 | 18                  | 17 | 16 |
|                                                                                                              | 0    |    |    | !  | ı  | ·  | I  | Į. | DATA |    | !  | ı  | ı                   | ·  | '  |
|                                                                                                              | r    |    |    |    | 1  | I  |    |    | r    |    |    | 1  | 1                   | I  |    |
| 15                                                                                                           | 14   | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5  | 4  | 3  | 2                   | 1  | 0  |
|                                                                                                              | DATA |    |    |    |    |    |    |    |      |    |    |    |                     |    |    |
|                                                                                                              | I    | 1  | 1  | 1  | 1  | I  | I  | r  | 1 1  |    | 1  | 1  | 1                   | I  |    |



| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                  |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA  | 28:0  | r    | Lower debug data word  Transfer lower ARU data word addressed by register DBG_ACCESSO. The data bits 0 to 23 of an ARU word are mapped to the data bits 0 to 23 of this register and the data bits 48 to 52 of an ARU word is mapped to the data bits 24 to 28 of this register.  The interrupt ARU_NEW_DATAO_IRQ is raised if a new data word is available. |
| 0     | 31:29 | r    | Reserved Read as zero, shall be written as zero                                                                                                                                                                                                                                                                                                              |

# 28.5.7.7 Register ARU\_DBG\_ACCESS1

# ARU Debug Access Channel 1

| ARU_D |    |    |    | l 1 |    |    | (00029 | 98 <sub>H</sub> ) |    | Ap | plicatio | on Res | et Valu | e: 0000 | 01FE <sub>H</sub> |
|-------|----|----|----|-----|----|----|--------|-------------------|----|----|----------|--------|---------|---------|-------------------|
| 31    | 30 | 29 | 28 | 27  | 26 | 25 | 24     | 23                | 22 | 21 | 20       | 19     | 18      | 17      | 16                |
|       |    |    |    |     | i  |    |        | 0                 |    |    |          |        |         |         |                   |
|       |    |    |    |     |    |    |        | r                 |    |    | 1        |        |         |         |                   |
| 15    | 14 | 13 | 12 | 11  | 10 | 9  | 8      | 7                 | 6  | 5  | 4        | 3      | 2       | 1       | 0                 |
|       | 1  | ı  | 0  |     |    |    |        |                   | 1  | ı  | ADDR     | ı      |         | 1       |                   |
| 1     | 1  | 1  | r  | 1   | 1  | 1  |        | +                 | 1  |    | rw       |        | +       | 1       |                   |

| Field | Bits | Туре | Description                                                      |
|-------|------|------|------------------------------------------------------------------|
| ADDR  | 8:0  | rw   | ARU debugging address Define address of ARU debugging channel 1. |
| 0     | 31:9 | r    | Reserved Read as zero, shall be written as zero                  |



# 28.5.7.8 Register ARU\_DBG\_DATA1\_H

# **ARU Debug Access 1 Transfer Register Upper Data Word**

# ARU\_DBG\_DATA1\_H

| ARU D | ARU Debug Access 1 Transfer Register Upper Data Word(00029C <sub>H</sub> ) |    |    |    |    |    |    |    |      |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |    |  |
|-------|----------------------------------------------------------------------------|----|----|----|----|----|----|----|------|----|-------------------------------------------------|----|----|----|----|--|
| 31    | 30                                                                         | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21 | 20                                              | 19 | 18 | 17 | 16 |  |
|       | 0                                                                          | I  |    | 1  | ı  | ı  | I  | ı  | DATA |    | ı                                               |    | ı  | I  |    |  |
|       | r                                                                          | I  |    |    | 1  | 1  | I  | 1  | r    |    | 1                                               | I  |    | I  |    |  |
| 15    | 14                                                                         | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5  | 4                                               | 3  | 2  | 1  | 0  |  |
|       | DATA                                                                       |    |    |    |    |    |    |    |      |    |                                                 |    |    |    |    |  |
| L     |                                                                            |    | 1  | 1  | 1  | 1  |    | r  | 1 1  |    |                                                 | 1  |    |    |    |  |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                    |
|-------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA  | 28:0  | r    | Upper debug data word  Transfer upper ARU data word addressed by register DBG_ACCESS1. The data bits 24 to 52 of an ARU word are mapped to the data bits 0 to 28 of this register.  The interrupt ARU_NEW_DATA1_IRQ is raised if a new data word is available. |
| 0     | 31:29 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                               |



# 28.5.7.9 Register ARU\_DBG\_DATA1\_L

## **ARU Debug Access 1 Transfer Register Lower Data Word**

## ARU\_DBG\_DATA1\_L

| ARU D | ARU Debug Access 1 Transfer Register Lower Data Word(0002A0 <sub>H</sub> ) |    |    |    |    |    |    |    |      |    |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |  |  |  |
|-------|----------------------------------------------------------------------------|----|----|----|----|----|----|----|------|----|----|-------------------------------------------------|----|----|----|--|--|--|
| 31    | 30                                                                         | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22   | 21 | 20 | 19                                              | 18 | 17 | 16 |  |  |  |
|       | 0                                                                          | !  |    | ı  | ı  | ı  | ı  | ı  | DATA |    | ı  | ı                                               | ı  | !  | '  |  |  |  |
|       | r                                                                          |    |    | 1  |    | l  |    | 1  | r    |    |    | ı                                               |    |    |    |  |  |  |
| 15    | 14                                                                         | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6    | 5  | 4  | 3                                               | 2  | 1  | 0  |  |  |  |
| DATA  |                                                                            |    |    |    |    |    |    |    |      |    |    |                                                 |    |    |    |  |  |  |
| 1     |                                                                            |    |    |    |    |    |    | r  |      |    |    |                                                 |    |    |    |  |  |  |

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                  |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA  | 28:0  | r    | Lower debug data word  Transfer lower ARU data word addressed by register DBG_ACCESS1. The data bits 0 to 23 of an ARU word are mapped to the data bits 0 to 23 of this register and the data bits 48 to 52 of an ARU word is mapped to the data bits 24 to 28 of this register.  The interrupt ARU_NEW_DATA1_IRQ is raised if a new data word is available. |
| 0     | 31:29 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                             |

# 28.5.7.10 Register ARU\_IRQ\_NOTIFY

# **ARU Interrupt Notification Register**

#### ARU\_IRQ\_NOTIFY

| ARU In | terrup | t Notif | ication | Regist | ter | (0002A4 <sub>H</sub> ) |    |    |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |               |               |  |
|--------|--------|---------|---------|--------|-----|------------------------|----|----|----|-------------------------------------------------|----|----|----|---------------|---------------|--|
| 31     | 30     | 29      | 28      | 27     | 26  | 25                     | 24 | 23 | 22 | 21                                              | 20 | 19 | 18 | 17            | 16            |  |
|        |        | ı       | ı       |        |     | !                      |    | 0  |    | !                                               | !  | ı  | '  |               | '             |  |
| 1      | 1      | 1       | I       | ı      | ı   | 1                      | 1  | r  | 1  | 1                                               | 1  | 1  | 1  | ı             |               |  |
| 15     | 14     | 13      | 12      | 11     | 10  | 9                      | 8  | 7  | 6  | 5                                               | 4  | 3  | 2  | 1             | 0             |  |
|        |        | 1       |         |        |     | 0                      |    |    |    |                                                 |    |    | _  | NEW_<br>DATA1 | NEW_<br>DATA0 |  |
|        | 1      |         | 1       |        |     | r                      |    |    | 1  |                                                 |    |    | rw | rw            | rw            |  |



| Field     | Bits | Туре | Description                                                                                                                                                                                                                                                                                         |
|-----------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NEW_DATA0 | 0    | rw   | Data was transferred for addr ARU_DBG_ACCESS0  This bit will be cleared on a CPU write access of value '1'. (As the bit is rw, otherwise no clear.) A read access leaves the bit unchanged.  0 <sub>B</sub> No interrupt occurred  1 <sub>B</sub> ARU_NEW_DATAO_IRQ interrupt was raised by the ARU |
| NEW_DATA1 | 1    | rw   | Data was transferred for addr ARU_DBG_ACCESS1  This bit will be cleared on a CPU write access of value '1'. (As the bit is rw, otherwise no clear.) A read access leaves the bit unchanged. $0_B$ No interrupt occurred $1_B$ ARU_NEW_DATA1_IRQ interrupt was raised by the ARU                     |
| ACC_ACK   | 2    | rw   | AEI to ARU access finished, on read access data are valid  This bit will be cleared on a CPU write access of value '1'. (As the bit is rw, otherwise no clear.) A read access leaves the bit unchanged.                                                                                             |
| 0         | 31:3 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                    |

# 28.5.7.11 Register ARU\_IRQ\_EN

## **ARU Interrupt Enable Register**

| , | <br>upt | <br>wegiste. |
|---|---------|--------------|
|   |         |              |
|   |         |              |

| ARU_II |                   |    | le Regi | ster |    |   | (0002 | \8 <sub>H</sub> ) |    | Ар | plicati | on Res | et Valu                | e: 0000                      | 0000 <sub>H</sub>            |
|--------|-------------------|----|---------|------|----|---|-------|-------------------|----|----|---------|--------|------------------------|------------------------------|------------------------------|
| 31     | 31 30 29 28 27 26 |    |         |      |    |   | 24    | 23                | 22 | 21 | 20      | 19     | 18                     | 17                           | 16                           |
|        |                   |    |         |      |    |   | (     | )                 |    |    |         |        |                        |                              |                              |
| L      |                   |    |         |      |    |   | I     | r                 |    |    |         |        |                        |                              |                              |
| 15     | 14                | 13 | 12      | 11   | 10 | 9 | 8     | 7                 | 6  | 5  | 4       | 3      | 2                      | 1                            | 0                            |
|        |                   |    | 1       | 1    |    | 0 | 1     |                   |    |    |         | 1      | ACC_A<br>CK_IR<br>Q_EN | NEW_<br>DATA1<br>_IRQ_<br>EN | NEW_<br>DATA0<br>_IRQ_<br>EN |
|        |                   |    |         | •    |    | r | •     | •                 |    | •  | •       |        | rw                     | rw                           | rw                           |

| Field                | Bits | Туре | Description                                                                                                                                                                   |
|----------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NEW_DATAO_I<br>RQ_EN | 0    | rw   | ARU_NEW_DATA0_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM |
| NEW_DATA1_I<br>RQ_EN | 1    | rw   | ARU_NEW_DATA1_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM |
| ACC_ACK_IRQ<br>_EN   | 2    | rw   | ACC_ACK_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM       |



| Field | Bits | Туре | Description                             |
|-------|------|------|-----------------------------------------|
| 0     | 31:3 | r    | Reserved                                |
|       |      |      | Read as zero, shall be written as zero. |

# 28.5.7.12 Register ARU\_IRQ\_FORCINT

## **ARU Force Interrupt Register**

| ARU_II | _  |    | t Regis | ter |    |    | (0002 | NC <sub>H</sub> ) |    | Ар | plicati | on Res | set Valu            | e: 0000 | ) 0000 <sub>H</sub>   |
|--------|----|----|---------|-----|----|----|-------|-------------------|----|----|---------|--------|---------------------|---------|-----------------------|
| 31     | 30 | 29 | 28      | 27  | 26 | 25 | 24    | 23                | 22 | 21 | 20      | 19     | 18                  | 17      | 16                    |
|        |    |    |         |     |    |    | (     | )                 |    |    |         |        |                     |         |                       |
| 1      |    |    |         |     |    |    |       | r                 |    |    |         |        |                     |         |                       |
| 15     | 14 | 13 | 12      | 11  | 10 | 9  | 8     | 7                 | 6  | 5  | 4       | 3      | 2                   | 1       | 0                     |
|        |    |    | '       |     | '  | 0  |       |                   |    |    |         |        | TRG_A<br>CC_AC<br>K | _       | TRG_N<br>EW_D<br>ATA0 |
|        | 1  | 1  | I       | 1   |    | r  | 1     | <u> </u>          | 1  | 1  | İ.      | 1      | rw                  | rw      | r\v/                  |

| Field             | Bits | Type | Description                                                                                                                                                                                                                                                                                       |
|-------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRG_NEW_DA<br>TAO | 0    | rw   | Trigger new data 0 interrupt  Note: This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of register GTM_CTRL.  O <sub>B</sub> Corresponding bit in status register will not be forced  1 <sub>B</sub> Assert corresponding field in ARU_IRQ_NOTIFY register |
| TRG_NEW_DA<br>TA1 | 1    | rw   | Trigger new data 1 interrupt  Note: This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of register GTM_CTRL.  O <sub>B</sub> Corresponding bit in status register will not be forced  1 <sub>B</sub> Assert corresponding field in ARU_IRQ_NOTIFY register |
| TRG_ACC_AC<br>K   | 2    | rw   | Trigger ACC_ACK interrupt  Note: This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of register GTM_CTRL.  O <sub>B</sub> Corresponding bit in status register will not be forced  1 <sub>B</sub> Assert corresponding field in ARU_IRQ_NOTIFY register    |
| 0                 | 31:3 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                  |



# 28.5.7.13 Register ARU\_IRQ\_MODE

## **ARU Interrupt Mode Register**

## ARU\_IRQ\_MODE

| ARU In | terrup | t Mode | Regist | ter |    | (0002B0 <sub>H</sub> ) |    |    |    |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |    |      |      |  |  |
|--------|--------|--------|--------|-----|----|------------------------|----|----|----|----|-------------------------------------------------|----|----|------|------|--|--|
| 31     | 30     | 29     | 28     | 27  | 26 | 25                     | 24 | 23 | 22 | 21 | 20                                              | 19 | 18 | 17   | 16   |  |  |
|        | ı      |        |        |     | •  | ı                      | '  | 0  | •  |    | ı                                               |    |    | •    | '    |  |  |
|        | I      | 1      | 1      | 1   |    |                        | 1  | r  |    | 1  |                                                 | 1  | 1  |      |      |  |  |
| 15     | 14     | 13     | 12     | 11  | 10 | 9                      | 8  | 7  | 6  | 5  | 4                                               | 3  | 2  | 1    | 0    |  |  |
|        |        | 1      | 1      | 1   | 1  |                        | 0  | 1  | 1  | 1  |                                                 | 1  | 1  | IRQ_ | MODE |  |  |
|        |        | •      | •      | •   |    |                        | r  |    | 1  | •  |                                                 | •  |    | r    | W    |  |  |

| Field    | Bits | Туре | Description                                                                                                                                                                                           |
|----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQ_MODE | 1:0  | rw   | IRQ mode selection The interrupt modes are described in Section 28.4.5.  00 <sub>B</sub> Level mode  01 <sub>B</sub> Pulse mode  10 <sub>B</sub> Pulse-Notify mode  11 <sub>B</sub> Single-Pulse mode |
| 0        | 31:2 | r    | <b>Reserved</b> Read as zero, shall be written as zero.                                                                                                                                               |

# 28.5.7.14 Register ARU\_CADDR\_END

## **ARU caddr Counter End Value Register**

## ARU\_CADDR\_END

| ARU ca | addr Co | unter | End Va | lue Re | gister |    | (00021 | 84 <sub>H</sub> ) |    | Application Reset Value: 0000 007F |    |       |    |    |    |  |  |
|--------|---------|-------|--------|--------|--------|----|--------|-------------------|----|------------------------------------|----|-------|----|----|----|--|--|
| 31     | 30      | 29    | 28     | 27     | 26     | 25 | 24     | 23                | 22 | 21                                 | 20 | 19    | 18 | 17 | 16 |  |  |
|        | ı       | I     | ı      | ı      | ı      | ı  | 1      | 0                 | ı  | I                                  | ı  | ı     | ı  | ı  |    |  |  |
|        | 1       | I     | 1      | 1      |        | 1  |        | r                 |    | ı                                  | 1  | 1     |    | 1  |    |  |  |
| 15     | 14      | 13    | 12     | 11     | 10     | 9  | 8      | 7                 | 6  | 5                                  | 4  | 3     | 2  | 1  | 0  |  |  |
|        | 1       |       | 1      | 0      | 1      | 1  | 1      | 1                 |    |                                    | CA | DDR_E | ND | 1  |    |  |  |
|        |         |       |        | r      |        |    |        |                   |    |                                    |    | rw    |    |    |    |  |  |



| Field     | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CADDR_END | 6:0  | rw   | Set end value of ARU caddr counter  The ARU roundtrip counter aru_caddr runs from zero to caddr_end value.  Shorten the ARU roundtrip cycle by setting a smaller number than the defined reset value will cause that not all ARU-connected modules will be served.  Making the roundtrip cycle longer than the reset value would cause longer ARU roundtrip time and as a result some ARU-connected modules will not be served as fast as possible for this device.  This bit is write protected by bit RF_PROT of register GTM_CTRL |
| 0         | 31:7 | r    | <b>Reserved</b> Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

# 28.5.7.15 Register ARU\_CADDR

#### **ARU caddr Counter Value**

Note: The registers CADDR\_0 and CADDR\_1 start incrementing with each clock cycle just after reset. Due to this the initial reset value cannot be read back.

#### ARU\_CADDR

| ARU ca | ddr Co | ounter | Value |    |    |    | (00021 | FC <sub>H</sub> ) |    | Application Reset Value: 0000 0000 <sub>H</sub> |    |        |    |    |    |  |
|--------|--------|--------|-------|----|----|----|--------|-------------------|----|-------------------------------------------------|----|--------|----|----|----|--|
| 31     | 30     | 29     | 28    | 27 | 26 | 25 | 24     | 23                | 22 | 21                                              | 20 | 19     | 18 | 17 | 16 |  |
|        | i.     | •      | •     | 0  | ı. | •  | •      | '                 |    | '                                               | •  | ADDR_  | 1  | •  |    |  |
|        | I      | 1      | 1     | r  | I  | 1  | 1      | 1                 |    | I .                                             | 1  | r      | 1  | 1  |    |  |
| 15     | 14     | 13     | 12    | 11 | 10 | 9  | 8      | 7                 | 6  | 5                                               | 4  | 3      | 2  | 1  | 0  |  |
|        | 1      | •      | •     | 0  | 1  | •  | •      | '                 |    | ı                                               | •  | CADDR_ | 0  | •  |    |  |
|        | 1      | 1      | 1     | r  | 1  | 1  | 1      | 1                 |    | 1                                               | 1  | r      | 1  | 1  |    |  |

| Field   | Bits  | Туре | Description                             |
|---------|-------|------|-----------------------------------------|
| CADDR_0 | 6:0   | r    | Value of ARU-0 caddr counter            |
| CADDR_1 | 22:16 | r    | Value of ARU-1 caddr counter            |
| 0       | 15:7, | r    | Reserved                                |
|         | 31:23 |      | Read as zero, shall be written as zero. |



# 28.5.7.16 Register ARU\_CTRL

# **ARU Enable Dynamic Routing Register**

| ADII | CTRL    |  |
|------|---------|--|
| ARU  | L. I KL |  |

| ARU Er   |     | ynami | c Rout | ing Reg | gister |     | (0002 | 3C <sub>H</sub> ) |    | Αŗ | plication                     | on Res | et Valu      | e: 0000 | 0000 <sub>H</sub> |
|----------|-----|-------|--------|---------|--------|-----|-------|-------------------|----|----|-------------------------------|--------|--------------|---------|-------------------|
| 31       | 30  | 29    | 28     | 27      | 26     | 25  | 24    | 23                | 22 | 21 | 20                            | 19     | 18           | 17      | 16                |
|          | !   |       | ·      | ı       |        | !   |       | 0                 | ı  |    | !                             |        | ı            | ,       | '                 |
|          | l . |       |        | 1       | 1      | l . |       | r                 | 1  | 1  |                               |        | 1            | 1       | 1                 |
| 15       | 14  | 13    | 12     | 11      | 10     | 9   | 8     | 7                 | 6  | 5  | 4                             | 3      | 2            | 1       | 0                 |
|          | 1   | 1     | 1      | 1       | 0      | 1   | 1     | 1                 | 1  | 1  | ARU_<br>DYN_R<br>ING_M<br>ODE |        | L_DYN_<br>En | ARU_0   | D_DYN_<br>:N      |
| <u> </u> | 1   | ı     | II.    | 1       | r      | 1   | II.   | 1                 | 1  |    | rw                            | r      | w            | r       | W                 |

| Field                 | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
|-----------------------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| ARU_0_DYN_E<br>N      | 1:0  | rw   | Enable dynamic routing for ARU-0  Dynamic routing enable of ARU-0. Write of following double bit values it possible:  If dynamic routing is disabled, the normal ARU routing scheme for ARU 0 is executed.  00 <sub>B</sub> no change  01 <sub>B</sub> Disable dynamic routing  10 <sub>B</sub> Enable dynamic routing  11 <sub>B</sub> no change |  |  |  |  |  |  |
| ARU_1_DYN_E<br>N      | 3:2  | rw   | Enable dynamic routing for ARU-1  Dynamic routing enable of ARU-1. Write of following double bit values is possible:  If dynamic routing is disabled, the normal ARU routing scheme for ARU-1 is executed.  00 <sub>B</sub> no change  01 <sub>B</sub> Disable dynamic routing  10 <sub>B</sub> Enable dynamic routing  11 <sub>B</sub> no change |  |  |  |  |  |  |
| ARU_DYN_RIN<br>G_MODE | 4    | rw   | Enable dynamic routing ring mode  Dynamic routing ring mode for both ARU-0 and ARU-1.  O <sub>B</sub> Different dynamic routing scheme for ARU-0 and ARU-11  1 <sub>B</sub> Same dynamic routing scheme for ARU-0 and ARU-1 with 24 possible read-ID's (dynamic routing ring mode)                                                                |  |  |  |  |  |  |
| 0                     | 31:5 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |



## 28.5.7.17 Register ARU\_[z]\_DYN\_CTRL

#### **ARU z Dynamic Routing Control Register**

| ARU_z<br>ARU z |    | -  | •  | ntrol R | Register | . (0 | 002C0 | <sub>H</sub> +z*4) |    | Ар | plicati | on Res | et Valı | ıe: 0000 | 0000 <sub>H</sub>             |
|----------------|----|----|----|---------|----------|------|-------|--------------------|----|----|---------|--------|---------|----------|-------------------------------|
| 31             | 30 | 29 | 28 | 27      | 26       | 25   | 24    | 23                 | 22 | 21 | 20      | 19     | 18      | 17       | 16                            |
|                | ,  | ,  | ļ. | '       | ' '      |      | '     | 0                  | ,  | '  | ļ       | '      | '       | '        | '                             |
|                | 1  |    |    | I       | 1        |      |       | r                  | 1  | I  |         |        |         |          |                               |
| 15             | 14 | 13 | 12 | 11      | 10       | 9    | 8     | 7                  | 6  | 5  | 4       | 3      | 2       | 1        | 0                             |
|                | 1  | 1  |    |         |          | (    | 0     |                    | 1  |    |         |        | 1       | OUTE_    | DYN_A<br>RU_U<br>PDATE<br>_EN |
| 1              | 1  | 1  | 1  | 1       | 1        |      | r     |                    | 1  | 1  |         | 1      |         | rw       | rw                            |

| Field              | Bits | Туре | Description                                                                                                |
|--------------------|------|------|------------------------------------------------------------------------------------------------------------|
| DYN_ARU_UP         | 0    | rw   | Enable reload of DYN_ROUTE register from ARU itself                                                        |
| DATE_EN            |      |      | Enable reload of DYN_ROUTE register from ARU itself.                                                       |
| DYN_ROUTE_<br>SWAP | 1    | rw   | Enable swapping DYN_ROUTE_SR with DYN_ROUTE register Enable swapping DYN_ROUTE_SR with DYN_ROUTE register. |
| 0                  | 31:2 | r    | Reserved Read as zero, shall be written as zero.                                                           |

# 28.5.7.18 Register ARU\_[z]\_DYN\_RDADDR

#### **ARU z Read ID for Dynamic Routing**

#### ARU\_z\_DYN\_RDADDR (z=0-1) **ARU z Read ID for Dynamic Routing** (0002E8<sub>H</sub>+z\*4) Application Reset Value: 0000 0000<sub>H</sub> 31 25 24 20 17 23 22 16 0 15 14 13 10 7 0 12 11 9 8 6 3 1 DYN\_ARU\_RDADDR 0 rw

| Field              | Bits | Туре | Description                                                                                                                |
|--------------------|------|------|----------------------------------------------------------------------------------------------------------------------------|
| DYN_ARU_RD<br>ADDR | 8:0  | rw   | ARU read address ID to reload the DYN_ROUTE register ARU read address ID to reload the DYN_ROUTE register from ARU itself. |
| 0                  | 31:9 | r    | Reserved Read as zero, shall be written as zero.                                                                           |



# 28.5.7.19 Register ARU\_[z]\_DYN\_ROUTE\_LOW

# ARU z Lower Bits of DYN\_ROUTE Register

# ARU\_z\_DYN\_ROUTE\_LOW (z=0-1)

| ARU z    | Lower | Bits of | DYN_R  | OUTE   | Registe | er (0 | 002C8 | <sub>H</sub> +z*4) |    | Ар | plicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|----------|-------|---------|--------|--------|---------|-------|-------|--------------------|----|----|---------|--------|---------|---------|-------------------|
| 31       | 30    | 29      | 28     | 27     | 26      | 25    | 24    | 23                 | 22 | 21 | 20      | 19     | 18      | 17      | 16                |
|          | ·!    | !       |        | D      | ı       |       | ı     |                    | !  | !  | DYN_RI  | AD_ID2 | 2       | ,       | 1                 |
| <u> </u> | 1     | 1       | 1      | r      | 1       | I     | 1     |                    | I  | 1  | r       | W      | I       | 1       |                   |
| 15       | 14    | 13      | 12     | 11     | 10      | 9     | 8     | 7                  | 6  | 5  | 4       | 3      | 2       | 1       | 0                 |
|          | 1     | 1       | DYN_RI | AD_ID: | 1       | ı     | 1     |                    | 1  | 1  | DYN_RI  | AD_ID  | )<br>)  | 1       | 1                 |
| 1        | 1     | I       | r      | W      | 1       | 1     | 1     | 1                  | 1  | I  | r       | W      | l .     | I       |                   |

| Field            | Bits  | Type | Description                                      |
|------------------|-------|------|--------------------------------------------------|
| DYN_READ_ID<br>0 | 7:0   | rw   | ARU read ID 0 ARU read ID 0 for dynamic routing. |
| DYN_READ_ID 1    | 15:8  | rw   | ARU read ID 2 ARU read ID 1 for dynamic routing. |
| DYN_READ_ID 2    | 23:16 | rw   | ARU read ID 2 ARU read ID 2 for dynamic routing. |
| 0                | 31:24 | r    | Reserved Read as zero, shall be written as zero  |



## 28.5.7.20 Register ARU\_[z]\_DYN\_ROUTE\_HIGH

#### ARU z Higher Bits of DYN\_ROUTE Register

### ARU\_z\_DYN\_ROUTE\_HIGH (z=0-1)

| ARU z | Higher | Bits of  | DYN_F | ROUTE   | Registe | er (0 | 002D0 | <sub>H</sub> +z*4) |    | Ар | plicati | on Res       | et Valu  | e: 0000 | 0000 <sub>H</sub> |
|-------|--------|----------|-------|---------|---------|-------|-------|--------------------|----|----|---------|--------------|----------|---------|-------------------|
| 31    | 30     | 29       | 28    | 27      | 26      | 25    | 24    | 23                 | 22 | 21 | 20      | 19           | 18       | 17      | 16                |
|       | •      | <b>D</b> | 1     |         | DYN_CL  | K_WAI | Г     |                    | ı  | ı  | DYN_RE  | AD_ID        | 5        | ı       | !                 |
|       |        | r        |       |         | n       | W     |       |                    | 1  | 1  | r       | W            |          | 1       |                   |
| 15    | 14     | 13       | 12    | 11      | 10      | 9     | 8     | 7                  | 6  | 5  | 4       | 3            | 2        | 1       | 0                 |
|       | i i    | 1        | DYN_R | EAD_ID4 | 1       | 1     | 1     |                    |    |    | DYN_RE  | EAD_ID       | <b>B</b> | 1       | 1                 |
| 1     | 1      | 1        | r     | W       | 1       | 1     | 1     | 1                  | 1  | 1  | r       | \ <b>\</b> / | 1        | 1       |                   |

| Field            | Bits  | Туре | Description                                                                                                |
|------------------|-------|------|------------------------------------------------------------------------------------------------------------|
| DYN_READ_ID 3    | 7:0   | rw   | ARU read ID 3 ARU read ID 3 for dynamic routing.                                                           |
| DYN_READ_ID 4    | 15:8  | rw   | ARU read ID 4 ARU read ID 4 for dynamic routing.                                                           |
| DYN_READ_ID 5    | 23:16 | rw   | ARU read ID 5 ARU read ID 5 for dynamic routing.                                                           |
| DYN_CLK_WAI<br>T | 27:24 | rw   | Number of clk cycles for dynamic routing Defines the number of clk cycles between each dynamic routing ID. |
| 0                | 31:28 | r    | Reserved Read as zero, shall be written as zero.                                                           |

## 28.5.7.21 Register ARU\_[z]\_DYN\_ROUTE\_SR\_LOW

## ARU z Shadow Register for ARU\_z\_DYN\_ROUTE\_LOW

NOTE: This is the shadow register for register ARU\_[z]\_DYN\_ROUTE\_LOW

#### ARU\_z\_DYN\_ROUTE\_SR\_LOW (z=0-1)

ARU z Shadow Register for ARU\_z\_DYN\_ROUTE\_LOW(0002D8<sub>H</sub>+z\*4) Application Reset Value: 0000 0000<sub>H</sub> 31 30 28 27 24 21 20 16 0 **DYN READ ID8** 

|          |    |    | ,      | •       |    |   |          |   |   |   | D 1 11_1\\ | יייייייייייייייייייייייייייייייייייייי | • |   |   |
|----------|----|----|--------|---------|----|---|----------|---|---|---|------------|----------------------------------------|---|---|---|
|          | 1  |    | 1      | 1       | 1  | 1 |          |   | 1 | 1 | 1          | 1                                      | 1 | 1 | 1 |
|          |    |    |        | r       |    |   |          |   |   |   | r          | W                                      |   |   |   |
| 15       | 14 | 13 | 12     | 11      | 10 | 9 | 8        | 7 | 6 | 5 | 4          | 3                                      | 2 | 1 | 0 |
|          |    |    | DYN_RI | EAD_ID7 | 7  |   |          |   |   |   | DYN_RI     | AD_ID                                  | 5 |   |   |
| <u>I</u> |    | I  | r      | W       | 1  | 1 | <u>I</u> |   | 1 | 1 | r          | W                                      | 1 | 1 | 1 |



| Field            | Bits  | Туре | Description                                                                                                |
|------------------|-------|------|------------------------------------------------------------------------------------------------------------|
| DYN_READ_ID<br>6 | 7:0   | rw   | ARU read ID 6 ARU read ID 6 for dynamic routing. These bits are mapped to ARU data bits aru_data(7:0).     |
| DYN_READ_ID 7    | 15:8  | rw   | ARU read ID 7  ARU read ID 7 for dynamic routing.  These bits are mapped to ARU data bits aru_data(15:8).  |
| DYN_READ_ID<br>8 | 23:16 | rw   | ARU read ID 8  ARU read ID 8 for dynamic routing.  These bits are mapped to ARU data bits aru_data(23:16). |
| 0                | 31:24 | r    | Reserved Read as zero, shall be written as zero.                                                           |

## 28.5.7.22 Register ARU\_[z]\_DYN\_ROUTE\_SR\_HIGH

#### ARU z Shadow Register for ARU\_z\_DYN\_ROUTE\_HIGH

**NOTE**: This is the shadow register for register **ARU\_[z]\_DYN\_ROUTE\_HIGH** 

#### ARU\_z\_DYN\_ROUTE\_SR\_HIGH (z=0-1)

ARU z Shadow Register for ARU\_z\_DYN\_ROUTE\_HIGH(0002E0<sub>H</sub>+z\*4) Application Reset Value: 0000 0000<sub>H</sub>



| Field       | Bits  | Туре | Description                                                       |
|-------------|-------|------|-------------------------------------------------------------------|
| DYN_READ_ID | 7:0   | rw   | ARU read ID 9                                                     |
| 9           |       |      | ARU read ID 9 for dynamic routing.                                |
|             |       |      | These bits are mapped to ARU data bits aru_data(31:24).           |
| DYN_READ_ID | 15:8  | rw   | ARU read ID 10                                                    |
| 10          |       |      | ARU read ID 10 for dynamic routing.                               |
|             |       |      | These bits are mapped to ARU data bits aru_data(39:32).           |
| DYN_READ_ID | 23:16 | rw   | ARU read ID 11                                                    |
| 11          |       |      | ARU read ID 11 for dynamic routing.                               |
|             |       |      | These bits are mapped to ARU data bits aru_data(47:40).           |
| DYN_CLK_WAI | 27:24 | rw   | Number of clk cycles for dynamic routing                          |
| T           |       |      | Defines the number of clk cycles between each dynamic routing ID. |
|             |       |      | These bits are mapped to ARU data bits aru_data(51:48).           |

# **AURIX™ TC3xx**



## **Generic Timer Module (GTM)**

| Field             | Bits  | Туре | Description                                                                                                                                                                                   |
|-------------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DYN_UPDATE<br>_EN | 28    | rw   | Update enable from shadow register Enable update ARU_[z]_DYN_ROUTE_LOW/_HIGH registers from shadow registers ARU_[z]_DYN_ROUTE_SR_LOW/_HIGH. This bit is mapped to ARU data bit aru_data(52). |
| 0                 | 31:29 | r    | <b>Reserved</b> Read as zero, shall be written as zero.                                                                                                                                       |